收藏本站
您好,
买卖IC网欢迎您。
请登录
免费注册
我的买卖
新采购
0
VIP会员服务
[北京]010-87982920
[深圳]0755-82701186
网站导航
发布紧急采购
IC现货
IC急购
电子元器件
搜 索
VIP会员服务
您现在的位置:
买卖IC网
>
Sheet目录1994
> DS3105LN+ (Maxim Integrated Products)IC TIMING LINE CARD 64-LQFP
33页
34页
35页
36页
[37页]
38页
39页
40页
41页
DS3105
2
Table of Contents
1.
STANDARDS COMPLIANCE ....................................................................................................... 6
2.
APPLICATION EXAMPLE ............................................................................................................ 7
3.
BLOCK DIAGRAM ........................................................................................................................ 8
4.
DETAILED DESCRIPTION............................................................................................................ 9
5.
DETAILED FEATURES............................................................................................................... 11
5.1
INPUT CLOCK FEATURES ............................................................................................................ 11
5.2
T0 DPLL FEATURES................................................................................................................... 11
5.3
T4 DPLL FEATURES................................................................................................................... 11
5.4
OUTPUT APLL FEATURES........................................................................................................... 12
5.5
OUTPUT CLOCK FEATURES ......................................................................................................... 12
5.6
GENERAL FEATURES .................................................................................................................. 12
6.
PIN DESCRIPTIONS ................................................................................................................... 13
7.
FUNCTIONAL DESCRIPTION .................................................................................................... 18
7.1
OVERVIEW ................................................................................................................................. 18
7.2
DEVICE IDENTIFICATION AND PROTECTION ................................................................................... 19
7.3
LOCAL OSCILLATOR AND MASTER CLOCK CONFIGURATION ........................................................... 19
7.4
INPUT CLOCK CONFIGURATION.................................................................................................... 19
7.4.1
Signal Format Configuration ................................................................................................................ 19
7.4.2
Frequency Configuration...................................................................................................................... 20
7.5
INPUT CLOCK MONITORING ......................................................................................................... 21
7.5.1
Frequency Monitoring .......................................................................................................................... 21
7.5.2
Activity Monitoring ................................................................................................................................ 21
7.5.3
Selected Reference Activity Monitoring ............................................................................................... 22
7.6
INPUT CLOCK PRIORITY, SELECTION, AND SWITCHING .................................................................. 22
7.6.1
Priority Configuration............................................................................................................................ 22
7.6.2
Automatic Selection Algorithm ............................................................................................................. 23
7.6.3
Forced Selection .................................................................................................................................. 23
7.6.4
Ultra-Fast Reference Switching ........................................................................................................... 24
7.6.5
External Reference Switching Mode.................................................................................................... 24
7.6.6
Output Clock Phase Continuity During Reference Switching .............................................................. 24
7.7
DPLL ARCHITECTURE AND CONFIGURATION ................................................................................ 25
7.7.1
T0 DPLL State Machine ....................................................................................................................... 26
7.7.2
T4 DPLL State Machine ....................................................................................................................... 29
7.7.3
Bandwidth ............................................................................................................................................ 29
7.7.4
Damping Factor.................................................................................................................................... 30
7.7.5
Phase Detectors................................................................................................................................... 30
7.7.6
Loss-of-Lock Detection ........................................................................................................................ 31
7.7.7
Phase Build-Out ................................................................................................................................... 31
7.7.8
Input to Output (Manual) Phase Adjustment........................................................................................ 32
7.7.9
Phase Recalibration ............................................................................................................................. 32
7.7.10
Frequency and Phase Measurement................................................................................................... 33
7.7.11
Input Jitter Tolerance ........................................................................................................................... 34
7.7.12
Jitter Transfer ....................................................................................................................................... 34
7.7.13
Output Jitter and Wander ..................................................................................................................... 34
7.8
OUTPUT CLOCK CONFIGURATION ................................................................................................ 35
7.8.1
Signal Format Configuration ................................................................................................................ 35
7.8.2
Frequency Configuration...................................................................................................................... 35
7.9
FRAME AND MULTIFRAME ALIGNMENT.......................................................................................... 44
发布紧急采购,3分钟左右您将得到回复。
采购需求
(若只采购一条型号,填写一行即可)
发布成功!您可以继续发布采购。也可以
进入我的后台
,查看报价
发布成功!您可以继续发布采购。也可以
进入我的后台
,查看报价
*
型号
*
数量
厂商
批号
封装
添加更多采购
我的联系方式
*
*
*
快速发布
相关PDF资料
DS3106LN+
IC TIMING LINE CARD 64-LQFP
DS3231MZ+
IC RTC I2C 8SOIC
DS3231SN#T&R
IC RTC W/TCXO 16-SOIC
DS3232MZ+
IC RTC W/SRAM I2C 8SOIC
DS3232SN#T&R
IC RTC W/TCXO 20-SOIC
DS3234S#
IC RTC W/TCXO 20-SOIC
DS32C35-33#T&R
IC RTC ACCURATE I2C 3.3V 20-SOIC
DS3911T+
IC DAC 10BIT I2C QUAD 14TDFN
相关代理商/技术参数
DS3106
制造商:MAXIM 制造商全称:Maxim Integrated Products 功能描述:Line Card Timing IC
DS3106A10SL3S(621)
制造商:Amphenol Corporation 功能描述:
DS3106A14S2S
制造商:Amphenol Corporation 功能描述:
DS3106A14S2S(621)
制造商:Amphenol Corporation 功能描述:
DS3106A14S5P
制造商:Amphenol Corporation 功能描述:
DS3106A14S5P(621)
制造商:Amphenol Corporation 功能描述:
DS3106A14S5S(621)
制造商:Amphenol Corporation 功能描述:
DS3106A14S6P
制造商:Amphenol Corporation 功能描述: